

# **CW6676B**

## **Bluetooth Headphone Microcontroller Product Spec**

[CW6676B-PS-EN]

Versions:1.1.0

Tel 电话: (852)26074090 Fax传真: (852)26074096

info@appotech.com

Release Date: 2016/9/23

Unit705-707,7/F IC Development Centre, No.6 Science Park West Ave, Hong Kong Science Apark, Shation, N.T., HongKong. 香港新界沙田香港科学园科技大道西6号 集成电路开发中心7楼705-707室

www.buildwin.com



## **Table of content**

| Ta | able of | content                        | il |
|----|---------|--------------------------------|----|
| 1  | Pro     | duct Overview                  | 1  |
|    | 1.1     | Outline                        | 1  |
|    | 1.2     | Features                       | 1  |
| 2  | Pin     | Definitions                    | 2  |
|    | 2.1     | CW6676B                        | 2  |
|    | 2.1     | .1 Package                     | 2  |
|    | 2.1     | .2 Pin Assignment              | 2  |
|    | 2.1     | .3 Pin Description             | 2  |
| 3  | Cha     | aracteristics                  | 5  |
|    | 3.1     | PMU Parameters                 | 5  |
|    | 3.2     | CORE PLL Parameters            | 5  |
|    | 3.3     | General purpose I/O Parameters | 5  |
|    | 3.4     | Audio ADDA Parameters          | 6  |
|    | 3.5     | RF Analog Blocks               | 6  |
| 4  | Pac     | kage Outline Dimensions        | 8  |
|    | 4.1     | QFN32                          | 8  |
| R  | evision | History 1                      | n  |

1 Product Overview

## 1 Product Overview

#### 1.1 Outline

CW6676B is an MCS-51<sup>™</sup> Compatible high performance mixed signal microcontroller. It integrates advanced digital and analog peripherals to suit for Bluetooth headphone applications. It has internal 4M bit FLASH (MCP FLASH) to store code and data.DAC support dual channel mode.CW6676B package is QFN32.

#### 1.2 Features

- CPU Compatible with MCS-51TM instruction set;
- Supports Bluetooth v.4.2+EDR; backward-compatible with BT v.1.2, 2.0 and 2.1
- Support SCMS-T content protection method;
- Support HFP v1.6, HSP v1.2, A2DP 1.3, AVCTP 1.4, AVDTP 1.3 and AVRCP 1.5
- Class 2 power level, RF Performance: Tx:0dBm, Rx: -85dBm;
- Support simple pairing and auto reconnection function;
- Four Channels 10-bit SARADC;
- Support 16bit Stereo DAC with >90dB SNR, embedded with two class A/B headphone amplifier
- 16bit Mono ADC with >90dB DR
- Support Audio record function to MIC ADPCM;
- Two 8-bit timers, support Capture and PWM mode;
- Two 16-bit timers, support Capture and PWM mode;
- Watchdog Timer with on-chip RC oscillator;
- Support full-duplex IIS, UART, SPI interface;
- 2 channels 4 levels Low Voltage Detector;
- Power on Reset
- Support Full speed USB 2.0 PHY;
- Full speed USB 2.0 HOST/DEVICE controller;
- Internal crystal oscillator support 26M crystal;
- Internal LDO regulator:1.35V to 1.2V;4.2V to 3.3V
- Built-in buck converter, DC-DC:4.2V to 1.35V
- Build-in 4Mbit SPI Flash

2 2.1 CW6676B

## 2 Pin Definitions

#### 2.1 CW6676B

#### 2.1.1 Package

QFN32

#### 2.1.2 Pin Assignment

Figure 2-1 shows the pin assignments of QFN32 package.



Figure 2-1 Pin Assignment of CW6676B

#### 2.1.3 Pin Description

Table 2-1 shows the pin description of CW6676B.

Table 2-1 Pin Description of CW6676B

| Pin No.QFN32 | Name       | Туре | Function                  |
|--------------|------------|------|---------------------------|
| 1            | VDDIO/AVDD | PWR  | Power output VDDIO 3.3V   |
| 2            | USBDP      | I/O  | USB Positive Input/output |
| 3            | USBDM      | I/O  | USB Negative Input/output |
| 4            | P26        | I/O  | GPIO                      |

2 Pin Definitions

| Pin No.QFN32 | Name         | Туре   | Function            |
|--------------|--------------|--------|---------------------|
|              |              |        | BT UART1RX          |
|              |              |        | TMR2CKI             |
|              |              |        | IISWS0              |
|              |              |        | GPIO                |
|              |              |        | SDDAT0              |
| 5            | P27          | I/O    | EMIDAT7             |
|              |              |        | SPI0DOUT0           |
| 6            | VDDCORE      | PWR    | Core power VDD 1.2V |
| 7            | IRTCWKO      | I/O    | RTC wakeup          |
| 8            | VDDRTC       | PWR    | RTC power input     |
|              |              |        | GPIO                |
|              |              |        | AUXL1               |
| 9            | P02          | I/O    | SPI0DOUT1           |
|              |              |        | TMR1PWM             |
| 10           | MICN         | Α      | MIC Negative input  |
|              |              |        | MIC Positive input  |
| 11           | MICP/VCM     | Α      | DAC VCM output      |
| 12           | AVSS         | GND    | Analog GND          |
| 13           | VDDHP        | PWR    | Headphone power     |
| 13           | VDDIII       | 1 VVIX | DAC left output     |
| 14           | DACL         | Α      | GPIO input          |
|              |              |        | DAC right output    |
| 15           | DACR         | Α      | GPIO input          |
|              |              |        | GPIO                |
|              |              |        | AUXR0               |
| 16           | P01/VCM_BUF  | I/O    | UARTTX1             |
| 10           | FOT/VCIM_BOP | 1/0    | PORTINT/WKUP0       |
|              |              |        | DAC VCM buffer      |
|              |              |        | GPIO                |
| 17           | P13          | I/O    | ADC5                |
| 17           | 1 13         | 1/0    | IISBCLK0            |
|              |              |        | GPIO                |
|              |              |        | ADC0/LVD dect       |
|              |              |        | ir_input            |
| 18           | P33          | I/O    | 32K/xosc12m         |
|              |              |        | sys_clk_output      |
|              |              |        | TRM1CAP             |
|              |              |        | GPIO                |
| 19           | P32          | I/O    | SDDAT0              |
| 13           | 1 02         | ","    | SPI0DOUT3/DIN3      |
|              |              |        | GPIO                |
| 20           | P31          | I/O    |                     |
|              |              |        | SDCMD               |

**2.1** CW6676B

| Pin No.QFN32 | Name                     | Туре | Function                           |
|--------------|--------------------------|------|------------------------------------|
|              |                          |      | SPI0DIN3                           |
|              |                          |      | GPIO                               |
| 21           | P30                      | I/O  | ADC4                               |
| 21           | F30                      | 1/0  | SDCLK                              |
|              |                          |      | SPI0CLK3                           |
| 22           | PAD_VCC_IF/VCC_RF/VCC_PA | PWR  | Power VCC                          |
| 22           | FAD_VCC_IF/VCC_RF/VCC_FA | FVVK | RF/PA Power VCC                    |
| 23           | RXTX                     | А    | RF Rx and Tx pin                   |
| 24           | VCC_VCO/VCC_XO/PAD_VDDQ  | PWR  | Power VCC/ VDDQ                    |
| 25           | XO_P                     | А    | BT 26MHz XOSC Positive Pin         |
| 26           | XO_N                     | А    | BT 26MHz XOSC Negative Pin         |
| 27           | BVIN                     | PWR  | PMU Power input Pin 4.2V(typ)      |
| 28           | LX                       | Α    | Switch Node Connection to Inductor |
| 29           | BVSS                     | GND  | GND                                |
| 30           | VOUT1V5                  | PWR  | VOUT 1.5V                          |
| 31           | RVDD                     | PWR  | RF power VDD                       |
| 32           | VDDLDO                   | PWR  | LDO power input 4.2V(typ)          |

3 Characteristics 5

## **3 Characteristics**

#### 3.1 PMU Parameters

Table 3-1 PMU Parameters

| Sym     | Characteristics      | Min  | Тур  | Max | Unit | Conditions |
|---------|----------------------|------|------|-----|------|------------|
| BVIN    | Buck input voltage   | 2.8  | 4.2  | 4.6 | V    |            |
| VDDLDO  | VDDLDO input voltage | 2.8  | 4.2  | 4.6 | V    |            |
| VOUT1V5 | Buck output voltage  | 1.15 | 1.35 | 1.6 | V    |            |
| VDDCORE | 1.2V output voltage  | -    | 1.2  | -   | V    |            |
| VDDRTC  | input voltage        | 2.2  | 4.2  | 4.6 | V    |            |
| VDDHP   | 3.0V output voltage  | 2.8  | 3.0  | 3.3 | V    |            |
| VCM     | 1.5V output voltage  | -    | 1.35 | -   | V    |            |
| RVDD    | output voltage       | 1.1  | 1.2  | 1.3 | V    |            |
| VDDIO   | 3.3V output voltage  | 2.8  | 3.3  | -   | V    |            |

### 3.2 CORE PLL Parameters

Table 3-2 PLL Parameters

| Sym                | Characteristics  | Min | Тур    | Max | Unit | Conditions                                |
|--------------------|------------------|-----|--------|-----|------|-------------------------------------------|
| F <sub>I1</sub>    | Frequency input  | -   | 32.768 | -   | KHz  | Low frequency OSC                         |
| F <sub>I2</sub>    | Frequency input  | 1   | 12     | 15  | MHz  | High frequency OSC                        |
| F <sub>OUT1</sub>  | Frequency output | -   | 48     | -   | MHz  |                                           |
| T <sub>LOCK1</sub> | PLL locked time  | -   | 2      | -   | ms   | Use low frequency OSC as input reference  |
| T <sub>LOCK2</sub> | PLL locked time  | -   | 0.1    | -   | ms   | Use high frequency OSC as input reference |

## 3.3 General purpose I/O Parameters

Table 3-3 I/O Parameters

| Symbol              | Description                   | Min         | Тур  | Max         | Units | Conditions   |
|---------------------|-------------------------------|-------------|------|-------------|-------|--------------|
| V <sub>IL</sub>     | Low-Level input voltage       | -           | -    | 30% * VDDIO | V     | VDDIO = 3.3V |
| V <sub>IH</sub>     | High-level input voltage      | 70% * VDDIO | -    | -           | V     | VDDIO = 3.3V |
| R <sub>PUP0</sub>   | Internal pull-up resister 0   | -           | 10   | -           | ΚΩ    |              |
| R <sub>PUP1</sub>   | Internal pull-up resister 1   | -           | 200  | -           | ΚΩ    |              |
| R <sub>PUP2</sub>   | Internal pull-up resister 2   | -           | 0.5  | -           | ΚΩ    |              |
| R <sub>PDN0</sub>   | Internal pull-down resister 0 | -           | 10   | -           | ΚΩ    |              |
| R <sub>PDN1</sub>   | Internal pull-down resister 1 | -           | 0.33 | -           | ΚΩ    |              |
| R <sub>PDN2</sub>   | Internal pull-down resister 2 | -           | 0.5  | -           | ΚΩ    |              |
| I <sub>LEVEL1</sub> | Level1 current driving        | 8           | -    | -           | mA    | For PORT1    |

| Symbol              | Description            | Min | Тур | Max | Units | Conditions  |
|---------------------|------------------------|-----|-----|-----|-------|-------------|
| I <sub>LEVEL2</sub> | Level2 current driving | 24  | -   | -   | mA    | For Port1.1 |

### 3.4 Audio ADDA Parameters

Table 3-4 Audio DAC Parameters

| Sym               | Characteristics          | Min | Тур | Max | Unit | Conditions     |
|-------------------|--------------------------|-----|-----|-----|------|----------------|
| DAC SNR&DR        |                          | -   | 90  | -   | dB   | 48PIN          |
| DAC SNR&DR        |                          | -   | 90  | -   | dB   | 28PIN & 20 PIN |
| DAC THD+N         |                          | -   | -80 | -   | dB   | 10Kohm loading |
| PWR <sub>AB</sub> | ClassAB AMP power output | -   | -   | 16  | mW   | 32ohm loading  |
| V <sub>PP</sub>   | Maximum output voltage   | -   | -   | 2.6 | V    | 10Kohm loading |
| ADC SNR/DR        |                          |     | 93  |     | dB   | In Voice Band  |
| ADC THD+N         |                          |     | 89  |     | dB   | In Voice Band  |

## 3.5 RF Analog Blocks

Table 3-5 Frequency Synthesizer Parameters

| Parameter                 | Condition       |                            | MIN | typ  | max | Unit   |
|---------------------------|-----------------|----------------------------|-----|------|-----|--------|
| Synthesizer               |                 |                            | •   | •    | •   |        |
| Synthesizer settling time | Within +/- 25 K | Within +/- 25 KHz accuracy |     | 70   | -   | us     |
|                           | Fc=2.4GHz       | ΔF=1 MHz                   | -   | -110 | -   | dBc/Hz |
| Phase Noise               |                 | ΔF=2 MHz                   | -   | -118 | -   | dBc/Hz |
|                           |                 | ΔF≥3 MHz                   | -   | -123 | -   | dBc/Hz |
| XTAL Oscillator           |                 |                            |     |      |     |        |
| Frequency range           |                 |                            | -   | 26   | -   | MHz    |
| Frequency Trimming Range  | 6 bits          |                            | -1  | -    | +1  | kHz    |

Table 3-6 Receive path Parameters

| Parameter             | Condition      |           | MIN | typ | max | Unit |
|-----------------------|----------------|-----------|-----|-----|-----|------|
| Receiver Channel      |                |           |     |     |     |      |
| Minimum Usable Signal | RX sensitivity |           | -   | -80 | -   | dBm  |
| LNA                   |                |           |     |     |     |      |
|                       |                | High Gain | -   | 25  | -   | dB   |
| Gain                  |                | Mid Gain  | -   | 15  | -   | dB   |
|                       |                | Low Gain  | -   | 5   | -   | dB   |
| Mixer                 |                |           |     |     |     |      |
| Conversion Gain       |                |           | -   | 0   | -   | dB   |
| IFamp                 |                |           |     | •   |     | •    |
| Gain                  | 5/9/12/15/18 d | В         | -   | 12  | -   |      |

3 Characteristics 7

| Parameter          | Condition    | MIN | typ   | max | Unit |
|--------------------|--------------|-----|-------|-----|------|
| Complex BPF        |              |     |       |     |      |
| Band pass -3 dB BW | Figure 1.    | -   | 2     | -   | MHz  |
| Image Rejection    |              | -   | 30    | -   | dB   |
| VGA                |              |     |       |     |      |
| Gain Range         |              | -6  | -     | +68 | dB   |
| Gain Step          |              | -   | +1/+6 | -   | dB   |
| ADMOD              |              |     |       |     |      |
| SNDR               | Freq = +- BW | -   | >50   | -   | dB   |

Table 3-7 Transmit path Parameters

| Parameter              | Condition            |      | MIN | typ | max | Unit |
|------------------------|----------------------|------|-----|-----|-----|------|
| Transmit Channel       |                      |      |     |     |     |      |
| Available output power |                      |      | -2  | 0   | 1.5 | dBm  |
| Side Band Suppression  |                      |      | -   | -30 | -   | dBm  |
| LPF                    |                      |      |     |     |     |      |
| Low pass -3 dB BW      | Figure 2.            |      | -   | 1   | -   | MHz  |
| TXVGA                  |                      |      |     |     |     |      |
| Gain Step              |                      |      | -7  | -   | 7   | dB   |
| PA                     |                      |      |     |     |     |      |
| Gain Range             | Set paPWR[2:0] of    | GFSK | -12 | -   | 4   | dBm  |
|                        | Control Register #16 | DPSK | -15 | -   | 1   | dBm  |

**4.1** QFN32

## **4 Package Outline Dimensions**

#### 4.1 QFN32





Figure 4-1 QFN32 Package Outline Dimension

10 **4.1** QFN32

## **Revision History**

| Date      | Version | Comments            | Revised by |
|-----------|---------|---------------------|------------|
| 2016/7/19 | 0.0.1   | Initial version     | YX         |
| 2016/7/22 | 0.0.2   | Checked             | GAO        |
| 2016/7/26 | 1.0.0   | Released            | YX         |
| 2016/9/23 | 1.0.1   | Modify work voltage | YX         |
| 2016/9/23 | 1.1.0   | Release             | YX         |
|           |         |                     |            |
|           |         |                     |            |
|           |         |                     |            |
|           |         |                     |            |